Samsung Foundry Adopts Leading Voltage-Timing Signoff Solution from Synopsys, Ansys
April 4, 2022 | PRNewswireEstimated reading time: 2 minutes
Synopsys, Inc. announced that an advanced voltage-timing signoff solution developed in collaboration with Ansys has been adopted by Samsung Foundry to accelerate the development of its energy efficient designs with optimal power, performance and area (PPA). The offering is built on golden-signoff products, including the Synopsys PrimeTime® static timing analysis, Synopsys PrimeShield™ design robustness, Synopsys Tweaker™ ECO and Ansys® RedHawk-SC™ digital power integrity signoff solutions, and delivers the industry's highest accuracy and throughput, savings weeks of time.
Samsung Foundry has reported high silicon correlation using the integrated solution. "Dynamic voltage-drop and power integrity are significant challenges for energy efficient design," said Sangyun Kim, vice president of Design Technology at Samsung Foundry. "The new Synopsys-Ansys voltage-timing solution shows good correlation with silicon and is especially effective in accurately estimating DVD impact on bus-pipeline paths. Samsung Foundry plans to deploy the solution on production designs at advanced nodes to prevent failures in silicon and maximize design energy efficiency."
At advanced nodes, DVD and power integrity become even more challenging, with the potential for increased variability and greater difficulties in achieving accurate delay calculations. However, inaccurate timing assessment of DVD violations can result in missed DVD-related timing silicon failures. Some design teams utilize pessimistic guard-bands and margins as a work-around, but this approach can lead to over-design, sub-optimal energy efficiency and PPA, as well as protracted design closure iterations. The new solution catches real design and silicon bugs that traditional, disjointed flows can miss, preventing over-fixing by minimizing DVD and timing pessimism.
"Building on our long-standing collaboration to enhance design implementation, we're pleased to extend our efforts to the signoff realm," said John Lee, vice president and general manager of the Electronics and Semiconductor Business Unit at Ansys. "With our RedHawk-SC technology along with PrimeTime static timing analysis solution, Ansys and Synopsys are the only two companies that can address signoff fidelity, silicon correlation and throughput at advanced nodes, accelerating time-to-market and quality-of-results."
The PrimeTime and PrimeShield solutions identify DVD-sensitive critical paths, sharing this data with RedHawk-SC, which generates critical path-aware directed scenarios and vectors to perform accurate DVD analysis. The RedHawk-SC solution also provides high-fidelity, instance-specific piecewise-linear VDD and VSS waveforms to the PrimeTime solution, which employs its advanced waveform propagation engine to compute highly accurate timing impact insights.
"Working closely with Ansys, we've solved one of the industry's toughest timing signoff-related challenges, enabling designers to reduce iterations and achieve their energy-efficiency and PPA targets weeks earlier," said Shankar Krishnamoorthy, general manager and corporate staff for the Silicon Realization Group at Synopsys. "Our PrimeTime solution has demonstrated 3% correlation to HSPICE, the most accurate in the industry, while the cloud-based architecture of RedHawk-SC delivers the speed and capacity for full-chip analysis. From our earlier work integrating RedHawk Analysis Fusion with our IC Compiler™ II place and route solution and Fusion Compiler™ RTL-to-GDSII solutions, we're continuing to empower designers to meet their tough power integrity requirements and realize better PPA outcomes."
Suggested Items
iNEMI Packaging Tech Topic Series: Role of EDA in Advanced Semiconductor Packaging
04/26/2024 | iNEMIAdvanced semiconductor packaging with heterogenous integration has made on-package integration of multiple chips a crucial part of finding alternatives to transistor scaling. Historically, EDA tools for front-end and back-end design have evolved separately; however, design complexity and the increased number of die-to-die or die-to-substrate interconnections has led to the need for EDA tools that can support integration of overall design planning, implementation, and system analysis in a single cockpit.
Cadence, TSMC Collaborate on Wide-Ranging Innovations to Transform System and Semiconductor Design
04/25/2024 | Cadence Design SystemsCadence Design Systems, Inc. and TSMC have extended their longstanding collaboration by announcing a broad range of innovative technology advancements to accelerate design, including developments ranging from 3D-IC and advanced process nodes to design IP and photonics.
Ansys, TSMC Enable a Multiphysics Platform for Optics and Photonics, Addressing Needs of AI, HPC Silicon Systems
04/25/2024 | PRNewswireAnsys announced a collaboration with TSMC on multiphysics software for TSMC's Compact Universal Photonic Engines (COUPE). COUPE is a cutting-edge Silicon Photonics (SiPh) integration system and Co-Packaged Optics platform that mitigates coupling loss while significantly accelerating chip-to-chip and machine-to-machine communication.
Siemens’ Breakthrough Veloce CS Transforms Emulation and Prototyping with Three Novel Products
04/24/2024 | Siemens Digital Industries SoftwareSiemens Digital Industries Software launched the Veloce™ CS hardware-assisted verification and validation system. In a first for the EDA (Electronic Design Automation) industry, Veloce CS incorporates hardware emulation, enterprise prototyping and software prototyping and is built on two highly advanced integrated circuits (ICs) – Siemens’ new, purpose-built Crystal accelerator chip for emulation and the AMD Versal™ Premium VP1902 FPGA adaptive SoC (System-on-a-chip) for enterprise and software prototyping.
Listen Up! The Intricacies of PCB Drilling Detailed in New Podcast Episode
04/25/2024 | I-Connect007In episode 5 of the podcast series, On the Line With: Designing for Reality, Nolan Johnson and Matt Stevenson continue down the manufacturing process, this time focusing on the post-lamination drilling process for PCBs. Matt and Nolan delve into the intricacies of the PCB drilling process, highlighting the importance of hole quality, drill parameters, and design optimization to ensure smooth manufacturing. The conversation covers topics such as drill bit sizes, aspect ratios, vias, challenges in drilling, and ways to enhance efficiency in the drilling department.