Cadence Library Characterization Solution Accelerates Delivery and Enhances Quality of Arm Memory Products


Reading time ( words)

Cadence Design Systems, Inc. announced that Arm is leveraging Cadence Liberate MX Trio Characterization to enhance the quality of its embedded memory instances and compilers and speed time to market. With Liberate MX Trio Characterization, Arm achieved its accuracy and capacity requirements and reduced memory liberty variation format (LVF) characterization validation runtime by 7X when compared with brute-force Monte Carlo simulation.

Liberate MX Trio Characterization, a library characterization solution that is suited for large, advanced-node memory designs, enabled the Arm engineering team to efficiently and accurately perform characterization validation of its embedded memory instances and compilers. Unlike traditional solutions that require tradeoffs between runtime and accuracy, Liberate MX Trio Characterization provided Arm with automated and simulation-based dynamic partitioning to reduce runtime, increase capacity and maintain SPICE-level accuracy. In addition, the Liberate MX Trio Characterization’s probing capabilities helped Arm identify the most critical timing arcs and reduce the manual effort associated with characterization path selection. Simulations on the full RC netlist covering a complete vector set let Arm identify accurate worst-case paths and maintain SPICE-level accuracy. Moving from Arm’s previous brute-force Monte Carlo simulation methodology to the Liberate MX Trio Characterization variation LVF analysis methodology saved Arm weeks of validation time through the solution’s automated and less error-prone methodology.

“Arm has been leveraging the Liberate Trio Characterization Suite for standard cell characterization, so it was an easy choice for us to broaden our deployment with Liberate MX Trio Characterization to address our evolving LVF memory characterization needs,” said Philippe Moyer, VP Design Enablement, Physical Design Group, Arm. “By incorporating Liberate MX Trio Characterization into our methodology, we are improving accuracy, capacity and meeting time-to-market goals with the delivery of our embedded memory instances and compilers.”

“Memory characterization can have a significant impact on signoff accuracy, and Arm was looking for a reliable solution for its embedded memory IP that would help them achieve their accuracy requirements while speeding time to market,” said Sharad Mehrotra, VP of R&D, in the Digital & Signoff Group at Cadence. “Arm joined a community of successful, production-proven Liberate MX Trio Characterization customers, trusting the solution for its memory characterization needs and expanding upon its use of the broader Liberate product portfolio for standard cell power and performance characterization.”

Share




Suggested Items

Nokia Selected by Bharti Airtel for 5G Deployment

08/03/2022 | Globe Newswire
Nokia announced that it has secured a deal with leading telecom operator Bharti Airtel, for 5G radio access network (RAN) deployment. This multi-year deal follows the recently concluded 5G spectrum auctions and allocation of pan-India spectrum to Bharti Airtel, supporting their ambition to take India into the 5G era.

Worldwide Semiconductor Equipment Billings at $13.3 Billion in 2Q19; Down 20%

09/12/2019 | SEMI
Worldwide semiconductor manufacturing equipment billings reached $13.3 billion in the second quarter of 2019, down 20% from the same quarter of 2018 and 3% from than the previous quarter.

Uncertainties in the Market Rise while a Bounce in NAND Flash Prices Remains Unlikely in 3Q

06/20/2019 | TrendForce
According to the latest investigations by DRAMeXchange, a division of TrendForce, demand for smartphones and servers go below expected levels in 2019 as the US-China trade dispute heats up.



Copyright © 2022 I-Connect007. All rights reserved.